User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 805
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (can) ISR
Register ISR Details
The Interrupt Status Register (ISR) contains bits that are set when a particular interrupt condition occurs. If
the corresponding mask bit in the Interrupt Enable Register is set, an interrupt is generated.
Interrupt bits in the ISR can be cleared by writing to the Interrupt Clear Register. For all bits in the ISR, a set
condition takes priority over the clear condition and the bit continues to remain '1.'
NORMAL 3 ro 0x0 Normal Mode
Indicates the CAN controller is in Normal Mode.
1: Indicates the CAN controller is in Normal
Mode.
0: Indicates the CAN controller is not in Normal
mode.
SLEEP 2 ro 0x0 Sleep Mode
Indicates the CAN controller is in Sleep mode.
1: Indicates the CAN controller is in Sleep mode.
0: Indicates the CAN controller is not in Sleep
mode.
LBACK 1 ro 0x0 Loop Back Mode
Indicates the CAN controller is in Loop Back
mode.
1: Indicates the CAN controller is in Loop Back
mode.
0: Indicates the CAN controller is not in Loop
Back mode.
CONFIG 0 ro 0x1 Configuration Mode Indicator
Indicates the CAN controller is in Configuration
mode.
1: Indicates the CAN controller is in
Configuration mode.
0: Indicates the CAN controller is not in
Configuration mode.
Name ISR
Relative Address 0x0000001C
Absolute Address can0: 0xE000801C
can1: 0xE000901C
Width 32 bits
Access Type mixed
Reset Value 0x00006000
Description Interrupt Status Register
Field Name Bits Type Reset Value Description