User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 808
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (can) IER
Register IER Details
TXOK
(IXR_TXOK)
1 ro 0x0 Transmission Successful Interrupt
A 1 indicates that a message was transmitted
successfully.
This bit can be cleared by writing to the ICR.
This bit is also cleared when a 0 is written to the
CEN bit in the SRR.
In Loop Back mode, both TXOK and RXOK bits
are set. The RXOK bit is set before the TXOK bit.
ARBLST
(IXR_ARBLST)
0 ro 0x0 Arbitration Lost Interrupt
A 1 indicates that arbitration was lost during
message transmission.
This bit can be cleared by writing to the ICR.
This bit is also cleared when a 0 is written to the
CEN bit in the SRR.
Name IER
Relative Address 0x00000020
Absolute Address can0: 0xE0008020
can1: 0xE0009020
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Enable Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:15 rw 0x0 Reserved
ETXFEMP
(IXR_TXFEMP)
14 rw 0x0 Enable TXFIFO Empty Interrupt
Writes to this bit enable or disable interrupts
when the TXFEMP bit in the ISR is set.
1: Enable interrupt generation if TXFEMP bit in
ISR is set.
0: Disable interrupt generation if TXFEMP bit in
ISR is set.