User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 822
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register RXFIFO_DLC Details
Register (can) RXFIFO_DATA1
Register RXFIFO_DATA1 Details
Relative Address 0x00000054
Absolute Address can0: 0xE0008054
can1: 0xE0009054
Width 32 bits
Access Type rw
Reset Value x
Description receive message fifo data length code
Field Name Bits Type Reset Value Description
DLC
(DLCR_DLC)
31:28 rw x Data Length Code
This is the data length portion of the control field
of the CAN frame. This indicates the number
valid data bytes in Data Word 1 and Data Word 2
registers.
reserved 27:16 rw x reserved
RXT 15:0 rw x RX Timestamp
Name RXFIFO_DATA1
Software Name RXFIFO_DW1
Relative Address 0x00000058
Absolute Address can0: 0xE0008058
can1: 0xE0009058
Width 32 bits
Access Type rw
Reset Value x
Description receive message fifo data word 1
Field Name Bits Type Reset Value Description
DB0
(DW1R_DB0)
31:24 rw x Data Byte 0
Reads from this field return invalid data if the
message has no data.
DB1
(DW1R_DB1)
23:16 rw x Data Byte 1
Reads from this field return invalid data if the
message has only 1 byte of data or fewer