User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 836
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
B.6 DDR Memory Controller (ddrc)
Register Summary
Module Name DDR Memory Controller (ddrc)
Base Address 0xF8006000 ddrc
Description DDR memory controller
Vendor Info Virage Logic/Synopsys
Register Name Address Width Type Reset Value Description
ddrc_ctrl
0x00000000 32 rw 0x00000200 DDRC Control
Two_rank_cfg
0x00000004 29 rw 0x000C1076 Two Rank Configuration
HPR_reg
0x00000008 26 rw 0x03C0780F HPR Queue control
LPR_reg
0x0000000C 26 rw 0x03C0780F LPR Queue control
WR_reg
0x00000010 26 rw 0x0007F80F WR Queue control
DRAM_param_reg0
0x00000014 21 rw 0x00041016 DRAM Parameters 0
DRAM_param_reg1
0x00000018 32 rw 0x351B48D9 DRAM Parameters 1
DRAM_param_reg2
0x0000001C 32 rw 0x83015904 DRAM Parameters 2
DRAM_param_reg3
0x00000020 32 mixed 0x250882D0 DRAM Parameters 3
DRAM_param_reg4
0x00000024 28 mixed 0x0000003C DRAM Parameters 4
DRAM_init_param
0x00000028 14 rw 0x00002007 DRAM Initialization Parameters
DRAM_EMR_reg
0x0000002C 32 rw 0x00000008 DRAM EMR2, EMR3 access
DRAM_EMR_MR_reg
0x00000030 32 rw 0x00000940 DRAM EMR, MR access
DRAM_burst8_rdwr
0x00000034 29 mixed 0x00020034 DRAM Burst 8 read/write
DRAM_disable_DQ
0x00000038 13 mixed 0x00000000 DRAM Disable DQ
DRAM_addr_map_ban
k
0x0000003C 20 rw 0x00000F77 Row/Column address bits
DRAM_addr_map_col
0x00000040 32 rw 0xFFF00000 Column address bits
DRAM_addr_map_ro
w
0x00000044 28 rw 0x0FF55555 Select DRAM row address bits
DRAM_ODT_reg
0x00000048 30 rw 0x00000249 DRAM ODT control
phy_dbg_reg
0x0000004C 20 ro 0x00000000 PHY debug
phy_cmd_timeout_rdd
ata_cpt
0x00000050 32 mixed 0x00010200 PHY command time out and
read data capture FIFO
mode_sts_reg
0x00000054 21 ro 0x00000000 Controller operation mode
status