User manual
Table Of Contents
- Zynq-7000 All Programmable SoC
- Table of Contents
- Ch. 1: Introduction
- Ch. 2: Signals, Interfaces, and Pins
- Ch. 3: Application Processing Unit
- Ch. 4: System Addresses
- Ch. 5: Interconnect
- Ch. 6: Boot and Configuration
- Ch. 7: Interrupts
- Ch. 8: Timers
- Ch. 9: DMA Controller
- Introduction
- Functional Description
- DMA Transfers on the AXI Interconnect
- AXI Transaction Considerations
- DMA Manager
- Multi-channel Data FIFO (MFIFO)
- Memory-to-Memory Transfers
- PL Peripheral AXI Transactions
- PL Peripheral Request Interface
- PL Peripheral - Length Managed by PL Peripheral
- PL Peripheral - Length Managed by DMAC
- Events and Interrupts
- Aborts
- Security
- IP Configuration Options
- Programming Guide for DMA Controller
- Programming Guide for DMA Engine
- Programming Restrictions
- System Functions
- I/O Interface
- Ch. 10: DDR Memory Controller
- Introduction
- AXI Memory Port Interface (DDRI)
- DDR Core and Transaction Scheduler (DDRC)
- DDRC Arbitration
- Controller PHY (DDRP)
- Initialization and Calibration
- DDR Clock Initialization
- DDR IOB Impedance Calibration
- DDR IOB Configuration
- DDR Controller Register Programming
- DRAM Reset and Initialization
- DRAM Input Impedance (ODT) Calibration
- DRAM Output Impedance (RON) Calibration
- DRAM Training
- Write Data Eye Adjustment
- Alternatives to Automatic DRAM Training
- DRAM Write Latency Restriction
- Register Overview
- Error Correction Code (ECC)
- Programming Model
- Ch. 11: Static Memory Controller
- Ch. 12: Quad-SPI Flash Controller
- Ch. 13: SD/SDIO Controller
- Ch. 14: General Purpose I/O (GPIO)
- Ch. 15: USB Host, Device, and OTG Controller
- Introduction
- Functional Description
- Programming Overview and Reference
- Device Mode Control
- Device Endpoint Data Structures
- Device Endpoint Packet Operational Model
- Device Endpoint Descriptor Reference
- Programming Guide for Device Controller
- Programming Guide for Device Endpoint Data Structures
- Host Mode Data Structures
- EHCI Implementation
- Host Data Structures Reference
- Programming Guide for Host Controller
- OTG Description and Reference
- System Functions
- I/O Interfaces
- Ch. 16: Gigabit Ethernet Controller
- Ch. 17: SPI Controller
- Ch. 18: CAN Controller
- Ch. 19: UART Controller
- Ch. 20: I2C Controller
- Ch. 21: Programmable Logic Description
- Ch. 22: Programmable Logic Design Guide
- Ch. 23: Programmable Logic Test and Debug
- Ch. 24: Power Management
- Ch. 25: Clocks
- Ch. 26: Reset System
- Ch. 27: JTAG and DAP Subsystem
- Ch. 28: System Test and Debug
- Ch. 29: On-Chip Memory (OCM)
- Ch. 30: XADC Interface
- Ch. 31: PCI Express
- Ch. 32: Device Secure Boot
- Appx. A: Additional Resources
- Appx. B: Register Details
- Overview
- Acronyms
- Module Summary
- AXI_HP Interface (AFI) (axi_hp)
- CAN Controller (can)
- DDR Memory Controller (ddrc)
- CoreSight Cross Trigger Interface (cti)
- Performance Monitor Unit (cortexa9_pmu)
- CoreSight Program Trace Macrocell (ptm)
- Debug Access Port (dap)
- CoreSight Embedded Trace Buffer (etb)
- PL Fabric Trace Monitor (ftm)
- CoreSight Trace Funnel (funnel)
- CoreSight Intstrumentation Trace Macrocell (itm)
- CoreSight Trace Packet Output (tpiu)
- Device Configuration Interface (devcfg)
- DMA Controller (dmac)
- Gigabit Ethernet Controller (GEM)
- General Purpose I/O (gpio)
- Interconnect QoS (qos301)
- NIC301 Address Region Control (nic301_addr_region_ctrl_registers)
- I2C Controller (IIC)
- L2 Cache (L2Cpl310)
- Application Processing Unit (mpcore)
- On-Chip Memory (ocm)
- Quad-SPI Flash Controller (qspi)
- SD Controller (sdio)
- System Level Control Registers (slcr)
- Static Memory Controller (pl353)
- SPI Controller (SPI)
- System Watchdog Timer (swdt)
- Triple Timer Counter (ttc)
- UART Controller (UART)
- USB Controller (usb)

Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 836
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
B.6 DDR Memory Controller (ddrc)
Register Summary
Module Name DDR Memory Controller (ddrc)
Base Address 0xF8006000 ddrc
Description DDR memory controller
Vendor Info Virage Logic/Synopsys
Register Name Address Width Type Reset Value Description
ddrc_ctrl
0x00000000 32 rw 0x00000200 DDRC Control
Two_rank_cfg
0x00000004 29 rw 0x000C1076 Two Rank Configuration
HPR_reg
0x00000008 26 rw 0x03C0780F HPR Queue control
LPR_reg
0x0000000C 26 rw 0x03C0780F LPR Queue control
WR_reg
0x00000010 26 rw 0x0007F80F WR Queue control
DRAM_param_reg0
0x00000014 21 rw 0x00041016 DRAM Parameters 0
DRAM_param_reg1
0x00000018 32 rw 0x351B48D9 DRAM Parameters 1
DRAM_param_reg2
0x0000001C 32 rw 0x83015904 DRAM Parameters 2
DRAM_param_reg3
0x00000020 32 mixed 0x250882D0 DRAM Parameters 3
DRAM_param_reg4
0x00000024 28 mixed 0x0000003C DRAM Parameters 4
DRAM_init_param
0x00000028 14 rw 0x00002007 DRAM Initialization Parameters
DRAM_EMR_reg
0x0000002C 32 rw 0x00000008 DRAM EMR2, EMR3 access
DRAM_EMR_MR_reg
0x00000030 32 rw 0x00000940 DRAM EMR, MR access
DRAM_burst8_rdwr
0x00000034 29 mixed 0x00020034 DRAM Burst 8 read/write
DRAM_disable_DQ
0x00000038 13 mixed 0x00000000 DRAM Disable DQ
DRAM_addr_map_ban
k
0x0000003C 20 rw 0x00000F77 Row/Column address bits
DRAM_addr_map_col
0x00000040 32 rw 0xFFF00000 Column address bits
DRAM_addr_map_ro
w
0x00000044 28 rw 0x0FF55555 Select DRAM row address bits
DRAM_ODT_reg
0x00000048 30 rw 0x00000249 DRAM ODT control
phy_dbg_reg
0x0000004C 20 ro 0x00000000 PHY debug
phy_cmd_timeout_rdd
ata_cpt
0x00000050 32 mixed 0x00010200 PHY command time out and
read data capture FIFO
mode_sts_reg
0x00000054 21 ro 0x00000000 Controller operation mode
status










