User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 841
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) ddrc_ctrl
Register ddrc_ctrl Details
Name ddrc_ctrl
Relative Address 0x00000000
Absolute Address 0xF8006000
Width 32 bits
Access Type rw
Reset Value 0x00000200
Description DDRC Control
Field Name Bits Type Reset Value Description
reserved 31:17 rw 0x0 reserved
reg_ddrc_dis_auto_refr
esh
16 rw 0x0 Disable auto-refresh.
0: do not disable auto-refresh.
1: disable auto-refresh.
Dynamic Bit Field.
Note: When this transitions from 0 to 1, any
pending refreshes will be immediately scheduled
by the controller.
reg_ddrc_dis_act_bypa
ss
15 rw 0x0 Only present in designs supporting activate
bypass. For Debug only.
0: Do not disable bypass path for high priority
read activates.
1: disable bypass path for high priority read
activates.
reg_ddrc_dis_rd_bypas
s
14 rw 0x0 Only present in designs supporting read bypass.
For Debug only.
0: Do not disable bypass path for high priority
read page hits.
1: disable bypass path for high priority read page
hits.
reg_ddrc_rdwr_idle_ga
p
13:7 rw 0x4 When the preferred transaction store is empty for
this many clock cycles, switch to the alternate
transaction store if it is non-empty. The read
transaction store (both high and low priority) is
the default preferred transaction store and the
write transaction store is the alternate store. When
'Prefer write over read' is set this is reversed.