User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 844
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) LPR_reg
Register LPR_reg Details
Register (ddrc) WR_reg
Register WR_reg Details
Name LPR_reg
Relative Address 0x0000000C
Absolute Address 0xF800600C
Width 26 bits
Access Type rw
Reset Value 0x03C0780F
Description LPR Queue control
Field Name Bits Type Reset Value Description
reg_ddrc_lpr_xact_run
_length
25:22 rw 0xF Number of transactions that will be serviced once
the LPR queue goes critical is the smaller of this
number and the number of transactions available
reg_ddrc_lpr_max_star
ve_x32
21:11 rw 0xF Number of clocks that the LPR queue can be
starved before it goes critical. Unit: 32 clocks
reg_ddrc_lpr_min_non
_critical_x32
10:0 rw 0xF Number of clocks that the LPR queue is
guaranteed to be non-critical. Unit: 32 clocks
Name WR_reg
Relative Address 0x00000010
Absolute Address 0xF8006010
Width 26 bits
Access Type rw
Reset Value 0x0007F80F
Description WR Queue control
Field Name Bits Type Reset Value Description
reg_ddrc_w_max_starv
e_x32
25:15 rw 0xF Number of clocks that the Write queue can be
starved before it goes critical. Unit: 32 clocks. FOR
PERFORMANCE ONLY.
reg_ddrc_w_xact_run_
length
14:11 rw 0xF Number of transactions that will be serviced once
the WR queue goes critical is the smaller of this
number and the number of transactions available
reg_ddrc_w_min_non_
critical_x32
10:0 rw 0xF Number of clock cycles that the WR queue is
guaranteed to be non-critical.