User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 845
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) DRAM_param_reg0
Register DRAM_param_reg0 Details
Register (ddrc) DRAM_param_reg1
Name DRAM_param_reg0
Relative Address 0x00000014
Absolute Address 0xF8006014
Width 21 bits
Access Type rw
Reset Value 0x00041016
Description DRAM Parameters 0
Field Name Bits Type Reset Value Description
reg_ddrc_post_selfref_
gap_x32
20:14 rw 0x10 Minimum time to wait after coming out of self
refresh before doing anything. This must be
bigger than all the constraints that exist. (spec:
Maximum of tXSNR and tXSRD and tXSDLL
which is 512 clocks). Unit: in multiples of 32
clocks. DRAM Related
reg_ddrc_t_rfc_min 13:6 rw 0x40 tRFC(min) - Minimum time (units = clk cycles)
from refresh to refresh or activate. DRAM
Related. Default value is set for DDR3.
Dynamic Bit Field.
reg_ddrc_t_rc 5:0 rw 0x16 tRC - Min time between activates to same bank.
DRAM Related. Default value is set for DDR3.
Name DRAM_param_reg1
Relative Address 0x00000018
Absolute Address 0xF8006018
Width 32 bits
Access Type rw
Reset Value 0x351B48D9
Description DRAM Parameters 1