User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 851
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) DRAM_init_param
Register DRAM_init_param Details
reg_ddrc_mr_data 24:9 rw 0x0 DDR2 and DDR3: Mode register write data.
LPDDR2: The 16 bits are interpreted for reads and
writes:
Reads: MR Addr[7:0], Don't Care[7:0].
Writes: MR Addr[7:0], MR Data[7:0].
reg_ddrc_mr_addr 8:7 rw 0x0 DDR2 and DDR3: Mode register address.
LPDDR2: not used.
00: MR0
01: MR1
10: MR2
11: MR3
reg_ddrc_mr_wr 6 wo 0x0 A low to high signal on this signal will do a mode
register write or read. Controller will accept this
command, if this signal is detected high and
"ddrc_reg_mr_wr_busy" is detected low.
reserved 5:2 rw 0xF Reserved. Do not modify.
reg_ddrc_prefer_write 1 rw 0x0 0: Bank selector prefers reads over writes
1: Bank selector prefers writes over reads
reg_ddrc_en_2t_timing
_mode
0 rw 0x0 1: DDRC will use 2T timing
0: DDRC will use 1T timing
Name DRAM_init_param
Relative Address 0x00000028
Absolute Address 0xF8006028
Width 14 bits
Access Type rw
Reset Value 0x00002007
Description DRAM Initialization Parameters
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reg_ddrc_t_mrd 13:11 rw 0x4 tMRD - Cycles between Load Mode commands.
DRAM related. Default value is set for DDR3.