User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 852
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) DRAM_EMR_reg
Register DRAM_EMR_reg Details
Register (ddrc) DRAM_EMR_MR_reg
reg_ddrc_pre_ocd_x32 10:7 rw 0x0 Wait period before driving the 'OCD Complete'
command to DRAM. Units are in counts of a
global timer that pulses every 32 clock cycles.
There is no known spec requirement for this. It
may be set to zero.
reg_ddrc_final_wait_x3
2
6:0 rw 0x7 Cycles to wait after completing the DRAM init
sequence
before starting the dynamic scheduler. Units are
in counts of a global timer that pulses every 32
clock cycles. Default value is set for DDR3.
Name DRAM_EMR_reg
Relative Address 0x0000002C
Absolute Address 0xF800602C
Width 32 bits
Access Type rw
Reset Value 0x00000008
Description DRAM EMR2, EMR3 access
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reg_ddrc_emr3 31:16 rw 0x0 DDR2: Value loaded into EMR3 register
DDR3: Value loaded into
MR3 register. Set Bit[2:0] to 3'b000. These bits are
set appropriately by the Controller during Read
Data eye training and Read DQS gate leveling.
LPDDR2: Unused
reg_ddrc_emr2 15:0 rw 0x8 DDR2: Value loaded into EMR2 register
DDR3: Value loaded into
MR2 register
LPDDR2: Value loaded into
MR3 register
Name DRAM_EMR_MR_reg
Relative Address 0x00000030
Absolute Address 0xF8006030