User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 853
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register DRAM_EMR_MR_reg Details
Register (ddrc) DRAM_burst8_rdwr
Register DRAM_burst8_rdwr Details
Width 32 bits
Access Type rw
Reset Value 0x00000940
Description DRAM EMR, MR access
Field Name Bits Type Reset Value Description
reg_ddrc_emr 31:16 rw 0x0 DDR2: Value loaded into EMR1 register. (Bits[9:7]
are for OCD and the setting in this reg is ignored.
Controller sets this bits appropriately during
initialization
DDR3: Value loaded into
MR1 register. Set Bit[7] to 0. This bit is set
appropriately by the Controller during Write
Leveling
LPDDR2: Value loaded into
MR2 register
reg_ddrc_mr 15:0 rw 0x940 DDR2: Value loaded into MR register. (Bit[8] is for
DLL and the setting here is ignored. Controller
sets this bit appropriately
DDR3: Value loaded into MR0 register.
LPDDR2: Value loaded into
MR1 register
Name DRAM_burst8_rdwr
Relative Address 0x00000034
Absolute Address 0xF8006034
Width 29 bits
Access Type mixed
Reset Value 0x00020034
Description DRAM Burst 8 read/write
Field Name Bits Type Reset Value Description
reg_ddrc_burstchop 28 rw 0x0 Feature not supported. When 1, Controller is out
in burstchop mode.
reserved 27:26 ro 0x0 Reserved