User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 855
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) DRAM_addr_map_bank
Register DRAM_addr_map_bank Details
Note: address bits are relative to a byte address. For example, the value 0x777 in bits[11:0] selects byte
address bits [14:12] as bank address bits.
reserved 6 rw 0x0 Reserved. Do not modify.
reserved 5:2 ro 0x0 Reserved
reg_ddrc_dis_dq 1 rw 0x0 When 1, DDRC will not de-queue any
transactions from the CAM. Bypass will also be
disabled. All transactions will be queued in the
CAM. This is for debug only; no reads or writes
are issued to DRAM as long as this is asserted.
Dynamic Bit Field.
reg_ddrc_force_low_pr
i_n
0 rw 0x0 Read Transaction Priority disable.
0: read transactions forced to low priority (turns
off Bypass).
1: HPR reads allowed if enabled in the AXI
priority read registers.
Name DRAM_addr_map_bank
Relative Address 0x0000003C
Absolute Address 0xF800603C
Width 20 bits
Access Type rw
Reset Value 0x00000F77
Description Row/Column address bits
Field Name Bits Type Reset Value Description