User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 864
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register phy_cmd_timeout_rdda ta_cpt Details
Field Name Bits Type Reset Value Description
reg_phy_wrlvl_num_o
f_dq0
31:28 rw 0x0 This register value determines the number of
samples used for each ratio increment during
Write Leveling.
Num_of_iteration = reg_phy_wrlvl_num_of_dq0
+ 1
The recommended value for this register is 8.
Accuracy is better with higher value, but this will
cause leveling to run longer.
reg_phy_gatelvl_num_
of_dq0
27:24 rw 0x0 This register value determines register
determines the number of samples used for each
ratio increment during Gate Training.
Num_of_iteration =
reg_phy_gatelvl_num_of_dq0 + 1
The recommended value for this register is 8.
Accuracy is better with higher value, but this will
cause leveling to run longer.
reserved 23:20 ro 0x0 Reserved
reg_phy_clk_stall_level 19 rw 0x0 1: stall clock, for DLL aging control
reg_phy_dis_phy_ctrl_
rstn
18 rw 0x0 Disable the reset from Phy Ctrl macro.
1: PHY Ctrl macro reset port is always HIGH
0: PHY Ctrl macro gets power on reset.
reg_phy_rdc_fifo_rst_e
rr_cnt_clr
17 rw 0x0 Clear/reset for counter rdc_fifo_rst_err_cnt[3:0].
0: no clear
1: clear
Note: This is a synchronous dynamic signal that
must have timing closed.
reg_phy_use_fixed_re 16 rw 0x1 When 1: PHY generates FIFO read enable after
fixed number of clock cycles as defined by
reg_phy_rdc_we_to_re_delay[3:0].
When 0: PHY uses the not_empty method to do
the read enable generation.
Note: This port must be set HIGH during
training/leveling process i.e. when
ddrc_dfi_wrlvl_en/ ddrc_dfi_rdlvl_en/
ddrc_dfi_rdlvl_gate_en port is set HIGH.
reg_phy_rdc_fifo_rst_d
isable
15 rw 0x0 When 1, disable counting the number of times the
Read Data Capture FIFO has been reset when the
FIFO was not empty.
reserved 14:12 ro 0x0 Reserved