User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 866
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) DLL_calib
Register DLL_calib Details
Register (ddrc) ODT_delay_hold
Register ODT_delay_hold Details
Name DLL_calib
Relative Address 0x00000058
Absolute Address 0xF8006058
Width 17 bits
Access Type rw
Reset Value 0x00000101
Description DLL calibration
Field Name Bits Type Reset Value Description
reg_ddrc_dis_dll_calib 16 rw 0x0 When 1, disable dll_calib generated by the
controller. The core should issue the dll_calib
signal using co_gs_dll_calib input. This input is
changeable on the fly.
When 0, controller will issue dll_calib periodically
reserved 15:8 rw 0x1 Reserved. Do not modify.
reserved 7:0 rw 0x1 Reserved. Do not modify.
Name ODT_delay_hold
Relative Address 0x0000005C
Absolute Address 0xF800605C
Width 16 bits
Access Type rw
Reset Value 0x00000023
Description ODT delay and ODT hold
Field Name Bits Type Reset Value Description
reg_ddrc_wr_odt_hold 15:12 rw 0x0 Cycles to hold ODT for a Write Command. When
0x0, ODT signal is ON for 1 cycle. When 0x1, it is
ON for 2 cycles, etc. The values to program in
different modes are :
DRAM Burst of 4 -2: 4-2 => 2
DRAM Burst of 8 -4: 8-4 => 4
reg_ddrc_rd_odt_hold 11:8 rw 0x0 Unused