User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 867
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) ctrl_reg1
Register ctrl_reg1 Details
reg_ddrc_wr_odt_dela
y
7:4 rw 0x2 The delay, in clock cycles, from issuing a write
command to setting ODT values associated with
that command. ODT setting should remain
constant for the entire time that DQS is driven by
the controller. The suggested value for DDR2 is
WL - 5 and for DDR3 is 0. WL is Write latency.
DDR2 ODT has a 2-cycle on-time delay and a
2.5-cycle off-time delay.
ODT is not applicable to LPDDR2.
reg_ddrc_rd_odt_delay 3:0 rw 0x3 UNUSED
Name ctrl_reg1
Relative Address 0x00000060
Absolute Address 0xF8006060
Width 13 bits
Access Type mixed
Reset Value 0x0000003E
Description Controller 1
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reg_ddrc_selfref_en 12 rw 0x0 If 1, then the controller will put the DRAM into
self refresh when the transaction store is empty.
Dynamic Bit Field.
reserved 11 ro 0x0 Always keep this set to 0x0
reg_ddrc_dis_collision
_page_opt
10 rw 0x0 When this is set to 0, auto-precharge will be
disabled for the flushed command in a collision
case. Collision cases are write followed by read to
same address, read followed by write to same
address, or write followed by write to same
address with DIS_WC bit = 1 (where 'same
address' comparisons exclude the two address
bits representing critical word).
reg_ddrc_dis_wc 9 rw 0x0 Disable Write Combine:
0: enable
1: disable