User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 868
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) ctrl_reg2
Register ctrl_reg2 Details
reg_ddrc_refresh_upda
te_level
8 rw 0x0 Toggle this signal to indicate that refresh
register(s) have been updated. The value will be
automatically updated when exiting soft reset. So
it does not need to be toggled initially.
Dynamic Bit Field.
reg_ddrc_auto_pre_en 7 rw 0x0 When set, most reads and writes will be issued
with auto-precharge. (Exceptions can be made for
collision cases.)
reg_ddrc_lpr_num_ent
ries
6:1 rw 0x1F Number of entries in the low priority transaction
store is this value plus 1. In this design, by default
all read ports are treated as low priority and hence
the value of 0x1F. The hpr_num_entries is 32
minus this value. Bit [6] is ignored.
reg_ddrc_pageclose 0 rw 0x0 If true, bank will be closed and kept closed if no
transactions are available for it. If false, bank will
remain open until there is a need to close it (to
open a different page, or for page timeout or
refresh timeout.) This does not apply when
auto-refresh is used.
Name ctrl_reg2
Relative Address 0x00000064
Absolute Address 0xF8006064
Width 18 bits
Access Type mixed
Reset Value 0x00020000
Description Controller 2
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reg_arb_go2critical_en 17 rw 0x1 0: Keep reg_ddrc_go2critical_wr and
reg_ddrc_go2critical_rd signals going to DDRC at
0.
1: Set reg_ddrc_go2critical_wr and
reg_ddrc_go2critical_rd signals going to DDRC
based on Urgent input coming from AXI master.
reserved 16:13 ro 0x0 Reserved