User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 872
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) ctrl_reg6
Register ctrl_reg6 Details
Register (ddrc) CHE_REFRESH_TIMER01
Name ctrl_reg6
Relative Address 0x0000007C
Absolute Address 0xF800607C
Width 32 bits
Access Type mixed
Reset Value 0x00032222
Description Controller register 6
Field Name Bits Type Reset Value Description
reserved 31:20 ro 0x0 Reserved
reg_ddrc_t_ckcsx 19:16 rw 0x3 This is the time before Clock Stop Exit that CK is
maintained as a valid clock before issuing DPDX.
Specifies the clock stable time before next
command after Clock Stop Exit.
Recommended setting for LPDDR2: tXP + 2.
reg_ddrc_t_ckdpdx 15:12 rw 0x2 This is the time before Deep Power Down Exit
that CK is maintained as a valid clock before
issuing DPDX. Specifies the clock stable time
before DPDX.
Recommended setting for LPDDR2: 2.
reg_ddrc_t_ckdpde 11:8 rw 0x2 This is the time after Deep Power Down Entry
that CK is maintained as a valid clock. Specifies
the clock disable delay after DPDE.
Recommended setting for LPDDR2: 2.
reg_ddrc_t_ckpdx 7:4 rw 0x2 This is the time before Power Down Exit that CK
is maintained as a valid clock before issuing PDX.
Specifies the clock stable time before PDX.
Recommended setting for LPDDR2: 2.
reg_ddrc_t_ckpde 3:0 rw 0x2 This is the time after Power Down Entry that CK
is maintained as a valid clock. Specifies the clock
disable delay after PDE.
Recommended setting for LPDDR2: 2.
Name CHE_REFRESH_TIMER01
Relative Address 0x000000A0
Absolute Address 0xF80060A0
Width 24 bits