User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 874
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) CHE_T_ZQ_Short_Interval_Reg
Register CHE_T_ZQ_Short_Interval_Reg Details
Register (ddrc) deep_pwrdwn_reg
Name CHE_T_ZQ_Short_Interval_Reg
Relative Address 0x000000A8
Absolute Address 0xF80060A8
Width 28 bits
Access Type rw
Reset Value 0x0020003A
Description Misc parameters
Field Name Bits Type Reset Value Description
dram_rstn_x1024 27:20 rw 0x2 Number of cycles to assert DRAM reset signal
during init sequence. Units: 1024 Clock cycles.
Applicable for DDR3 only.
t_zq_short_interval_x1
024
19:0 rw 0x3A DDR2: not used.
LPDDR2 and DDR3: Average interval to wait
between automatically issuing ZQCS (ZQ
calibration short) commands to DDR3 devices.
Meaningless if reg_ddrc_dis_auto_zq=1. Units:
1024 Clock cycles.
Name deep_pwrdwn_reg
Relative Address 0x000000AC
Absolute Address 0xF80060AC
Width 9 bits
Access Type rw
Reset Value 0x00000000
Description Deep powerdown (LPDDR2)