User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 875
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register deep_pwrdwn_reg Details
Register (ddrc) reg_2c
Register reg_2c Details
Field Name Bits Type Reset Value Description
deeppowerdown_to_x
1024
8:1 rw 0x0 DDR2 and DDR3: not sued.
LPDDR2: Minimum deep power down time.
DDR exits from deep power down mode
immediately after reg_ddrc_deeppowerdown_en
is deasserted. Value from the spec is 500us. Units
are in 1024 clock cycles.
For performance only.
deeppowerdown_en 0 rw 0x0 DDR2 and DDR3: not used.
LPDDR2:
0: Brings Controller out of Deep Powerdown
mode.
1: Puts DRAM into Deep Powerdown mode when
the transaction store is empty.
For performance only. Dynamic Bit Field.
Name reg_2c
Relative Address 0x000000B0
Absolute Address 0xF80060B0
Width 29 bits
Access Type mixed
Reset Value 0x00000000
Description Training control
Field Name Bits Type Reset Value Description
reg_ddrc_dfi_rd_data_
eye_train
28 rw 0x0 DDR2: not applicable.
LPDDR2 and DDR3:
0: Read Data Eye training is disabled
1: Read Data Eye training mode has been enabled
as part of init sequence.
reg_ddrc_dfi_rd_dqs_g
ate_level
27 rw 0x0 0: Read DQS gate leveling is disabled.
1: Read DQS Gate Leveling mode has been
enabled as part of init sequence; Valid only for
DDR3 DFI designs
reg_ddrc_dfi_wr_level
_en
26 rw 0x0 0: Write leveling disabled.
1: Write leveling mode has been enabled as part of
init sequence; Valid only for DDR3 DFI designs