User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 877
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register reg_2d Details
Register (ddrc) dfi_timing
Register dfi_timing Details
Register (ddrc) CHE_ECC_CONTROL_REG_OFFSET
Field Name Bits Type Reset Value Description
reserved 10 rw 0x0 Reserved. Do not modify.
reg_ddrc_skip_ocd 9 rw 0x1 This register must be kept at 1'b1. 1'b0 is NOT
supported.
1: Indicates the controller to skip OCD adjustment
step during DDR2 initialization. OCD_Default
and OCD_Exit are performed instead.
0: Not supported.
reserved 8:0 rw 0x0 Reserved. Do not modify.
Name dfi_timing
Relative Address 0x000000B8
Absolute Address 0xF80060B8
Width 25 bits
Access Type rw
Reset Value 0x00200067
Description DFI timing
Field Name Bits Type Reset Value Description
reg_ddrc_dfi_t_ctrlup_
max
24:15 rw 0x40 Specifies the maximum number of clock cycles
that the ddrc_dfi_ctrlupd_req signal can assert.
reg_ddrc_dfi_t_ctrlup_
min
14:5 rw 0x3 Specifies the minimum number of clock cycles
that the ddrc_dfi_ctrlupd_req signal must be
asserted.
reg_ddrc_dfi_t_rddata
_en
4:0 rw 0x7 Time from the assertion of a READ command on
the DFI interface to the assertion of the
phy_dfi_rddata_en signal.
DDR2 and DDR3: RL - 1
LPDDR: RL
Where RL is read latency of DRAM.
Name CHE_ECC_CONTROL_REG_OFFSET
Relative Address 0x000000C4
Absolute Address 0xF80060C4