User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 878
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CHE_ECC_CONTROL_REG_OFFSET Details
Register (ddrc) CHE_CORR_ECC_LOG_REG_OFFSET
Width 2 bits
Access Type rw
Reset Value 0x00000000
Description ECC error clear
Field Name Bits Type Reset Value Description
Clear_Correctable_DR
AM_ECC_error
1 rw 0x0 Writing 1 to this bit will clear the correctable log
valid bit and the correctable error counters.
Write 0 to this bit will start capturing incoming
correctable error count.
Clear_Uncorrectable_D
RAM_ECC_error
0 rw 0x0 Writing 1 to this bit will clear the uncorrectable
log valid bit and the uncorrectable error counters.
Write 0 to this bit will start capturing incoming
uncorrectable error count.
Name CHE_CORR_ECC_LOG_REG_OFFSET
Relative Address 0x000000C8
Absolute Address 0xF80060C8
Width 8 bits
Access Type mixed
Reset Value 0x00000000
Description ECC error correction