User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 880
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) CHE_CORR_ECC_DATA_31_0_REG_OFFSET
Register CHE_CORR_ECC_DATA_31_0_REG_OFFSET Details
Register (ddrc) CHE_CORR_ECC_DATA_63_32_REG_OFFSET
CORR_ECC_LOG_RO
W
27:12 ro 0x0 Row [15:0]
CORR_ECC_LOG_CO
L
11:0 ro 0x0 Column [11:0]
Name CHE_CORR_ECC_DATA_31_0_REG_OFFSET
Relative Address 0x000000D0
Absolute Address 0xF80060D0
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description ECC error correction data log low
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
CORR_ECC_LOG_DA
T_31_0
31:0 ro 0x0 Bits [31:0] of the data that caused the captured
correctable ECC error. (Data associated with the
first ECC error if multiple errors occurred since
CORR_ECC_LOG_VALID was cleared). Since
each ECC engine handles 8-bits of data, only the
lower 8-bits of this register have valid data. The
upper 24-bits will always be 0.
Name CHE_CORR_ECC_DATA_63_32_REG_OFFSET
Relative Address 0x000000D4
Absolute Address 0xF80060D4
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description ECC error correction data log mid