User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 881
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CHE_CORR_ECC_DATA_63_32_REG_OFFSET Details
Register (ddrc) CHE_CORR_ECC_DATA_71_64_REG_OFFSET
Register CHE_CORR_ECC_DATA_71_64_REG_OFFSET Details
Register (ddrc) CHE_UNCORR_ECC_LOG_REG_OFFSET
Field Name Bits Type Reset Value Description
CORR_ECC_LOG_DA
T_63_32
31:0 ro 0x0 Bits [63:32] of the data that caused the captured
correctable ECC error. (Data associated with the
first ECC error if multiple errors occurred since
CORR_ECC_LOG_VALID was cleared) Since
each ECC engine handles 8-bits of data and that is
logged in register 0x34, all the 32-bits of this
register will always be 0.
Name CHE_CORR_ECC_DATA_71_64_REG_OFFSET
Relative Address 0x000000D8
Absolute Address 0xF80060D8
Width 8 bits
Access Type ro
Reset Value 0x00000000
Description ECC error correction data log high
Field Name Bits Type Reset Value Description
CORR_ECC_LOG_DA
T_71_64
7:0 ro 0x0 Bits [71:64] of the data that caused the captured
correctable ECC error. (Data associated with the
first ECC error if multiple errors occurred since
CORR_ECC_LOG_VALID was cleared) 5-bits of
ECC are calculated over 8-bits of data.
Bits[68:64] carries these 5-bits. Bits[71:69] are
always 0.
Name CHE_UNCORR_ECC_LOG_REG_OFFSET
Relative Address 0x000000DC
Absolute Address 0xF80060DC
Width 1 bits
Access Type clronwr
Reset Value 0x00000000
Description ECC unrecoverable error status