User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 882
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CHE_UNCORR_ECC_LOG_REG_OFFSET Details
Register (ddrc) CHE_UNCORR_ECC_ADDR_REG_OFFSET
Register CHE_UNCORR_ECC_ADDR_REG_OFFSET Details
Register (ddrc) CHE_UNCORR_ECC_DATA_31_0_REG_OFFSET
Field Name Bits Type Reset Value Description
UNCORR_ECC_LOG_
VALID
0clron
wr
0x0 Set to 1 when an uncorrectable ECC error is
captured. As long as this is a 1, no further ECC
errors will be captured. This is cleared when a 1 is
written to register bit[0] of ECC CONTROL
REGISTER (0x31).
Name CHE_UNCORR_ECC_ADDR_REG_OFFSET
Relative Address 0x000000E0
Absolute Address 0xF80060E0
Width 31 bits
Access Type ro
Reset Value 0x00000000
Description ECC unrecoverable error address
Field Name Bits Type Reset Value Description
UNCORR_ECC_LOG_
BANK
30:28 ro 0x0 Bank [2:0]
UNCORR_ECC_LOG_
ROW
27:12 ro 0x0 Row [15:0]
UNCORR_ECC_LOG_
COL
11:0 ro 0x0 Column [11:0]
Name CHE_UNCORR_ECC_DATA_31_0_REG_OFFSET
Relative Address 0x000000E4
Absolute Address 0xF80060E4
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description ECC unrecoverable error data low