User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 883
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CHE_UNCORR_ECC_DATA_31_0_REG_OFFSET Details
Register (ddrc) CHE_UNCORR_ECC_DATA_63_32_REG_OFFSET
Register CHE_UNCORR_ECC_DATA_63_32_REG_OFFSET Details
Register (ddrc) CHE_UNCORR_ECC_DATA_71_64_REG_OFFSET
Field Name Bits Type Reset Value Description
UNCORR_ECC_LOG_
DAT_31_0
31:0 ro 0x0 bits [31:0] of the data that caused the captured
uncorrectable ECC error. (Data associated with
the first ECC error if multiple errors occurred
since UNCORR_ECC_LOG_VALID was cleared).
Since each ECC engine handles 8-bits of data, only
the lower 8-bits of this register have valid data.
The upper 24-bits will always be 0.
Name CHE_UNCORR_ECC_DATA_63_32_REG_OFFSET
Relative Address 0x000000E8
Absolute Address 0xF80060E8
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description ECC unrecoverable error data middle
Field Name Bits Type Reset Value Description
UNCORR_ECC_LOG_
DAT_63_32
31:0 ro 0x0 bits [63:32] of the data that caused the captured
uncorrectable ECC error. (Data associated with
the first ECC error if multiple errors occurred
since CORR_ECC_LOG_VALID was cleared)
Since each ECC engine handles 8-bits of data and
that is logged in register 0x34, all the 32-bits of this
register will always be 0.
Name CHE_UNCORR_ECC_DATA_71_64_REG_OFFSET
Relative Address 0x000000EC
Absolute Address 0xF80060EC
Width 8 bits
Access Type ro
Reset Value 0x00000000
Description ECC unrecoverable error data high