User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 891
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register phy_wr_dqs_cfg0 to phy_wr_dqs_cfg3 Details
Register (ddrc) phy_we_cfg0
Note: This register is the first in an array of 4 identical registers listed in the table below. The details
provided in this section apply to the entire array.
Field Name Bits Type Reset Value Description
reg_phy_wr_dqs_slave
_delay
19:11 rw 0x0 If reg_phy_wr_dqs_slave_force is 1, replace
delay/tap value for write DQS slave DLL with
this value.
reg_phy_wr_dqs_slave
_force
10 rw 0x0 0: Use reg_phy_wr_dqs_slave_ratio for the write
DQS slave DLL
1: overwrite the delay/tap value for write DQS
slave DLL with the value of the
reg_phy_wr_dqs_slave_delay bus.
reg_phy_wr_dqs_slave
_ratio
9:0 rw 0x0 Ratio value for write DQS slave DLL. This is the
fraction of a clock cycle represented by the shift to
be applied to the write DQS in units of 256ths. In
other words, the full-cycle tap value from the
master DLL will be scaled by this number over
256 to get the delay value for the slave delay line.
(Used to program the manual training ratio value)
Name phy_we_cfg0
Relative Address 0x00000168
Absolute Address 0xF8006168
Width 21 bits
Access Type rw
Reset Value 0x00000040
Description PHY FIFO write enable configuration for data slice 0.
Name Address
phy_we_cfg0 0xf8006168
phy_we_cfg1 0xf800616c
phy_we_cfg2 0xf8006170
phy_we_cfg3 0xf8006174