User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 892
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register phy_we_cfg0 to phy_we_cfg3 Details
Register (ddrc) wr_data_slv0
Note: This register is the first in an array of 4 identical registers listed in the table below. The details
provided in this section apply to the entire array.
Field Name Bits Type Reset Value Description
reg_phy_fifo_we_in_de
lay
20:12 rw 0x0 Delay value to be used when
reg_phy_fifo_we_in_force
is set to 1.
reg_phy_fifo_we_in_fo
rce
11 rw 0x0 0: Use reg_phy_fifo_we_slave_ratio as ratio value
for fifo_we_X slave DLL
1: overwrite the delay/tap value for fifo_we_X
slave DLL with the value of the
reg_phy_fifo_we_in_delay bus.
i.e. The 'force' bit selects between specifying the
delay in 'ratio' units or tap delay units
reg_phy_fifo_we_slave
_ratio
10:0 rw 0x40 Ratio value to be used when
reg_phy_fifo_we_in_force is set to 0.
Name wr_data_slv0
Relative Address 0x0000017C
Absolute Address 0xF800617C
Width 20 bits
Access Type rw
Reset Value 0x00000080
Description PHY write data slave ratio config for data slice 0.
Name Address
wr_data_slv0 0xf800617c
wr_data_slv1 0xf8006180
wr_data_slv2 0xf8006184
wr_data_slv3 0xf8006188