User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 893
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register wr_data_slv0 to wr_data_slv3 Details
Register (ddrc) reg_64
Register reg_64 Details
Field Name Bits Type Reset Value Description
reg_phy_wr_data_slav
e_delay
19:11 rw 0x0 If reg_phy_wr_data_slave_force is 1, replace
delay/tap value for write data slave DLL with
this value.
reg_phy_wr_data_slav
e_force
10 rw 0x0 0: Selects reg_phy_wr_data_slave_ratio for write
data slave DLL
1: overwrite the delay/tap value for write data
slave DLL with the value of the
reg_phy_wr_data_slave_force bus.
reg_phy_wr_data_slav
e_ratio
9:0 rw 0x80 Ratio value for write data slave DLL. This is the
fraction of a clock cycle represented by the shift to
be applied to the write DQ muxes in units of
256ths. In other words, the full-cycle tap value
from the master DLL will be scaled by this
number over 256 to get the delay value for the
slave delay line.
Name reg_64
Relative Address 0x00000190
Absolute Address 0xF8006190
Width 32 bits
Access Type rw
Reset Value 0x10020000
Description Training control 2
Field Name Bits Type Reset Value Description
reserved 31 rw 0x0 Reserved. Do not modify.
reg_phy_cmd_latency 30 rw 0x0 If set to 1, command comes to phy_ctrl through a
flop.
reg_phy_lpddr 29 rw 0x0 0: DDR2 or DDR3.
1: LPDDR2.
reserved 28 rw 0x1 Reserved. Do not modify.
reg_phy_ctrl_slave_del
ay
27:21 rw 0x0 If reg_phy_rd_dqs_slave_force is 1, replace
delay/tap value for address/command timing
slave DLL with this value. This is a bit value, the
remaining 2 bits are in register 0x65 bits[19:18].