User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 898
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) reg6c_6d3
Register reg6c_6d3 Details
Register (ddrc) reg6e_710
Note: This register is the first in an array of 4 identical registers listed in the table below. The details
provided in this section apply to the entire array.
Name reg6c_6d3
Relative Address 0x000001B4
Absolute Address 0xF80061B4
Width 28 bits
Access Type ro
Reset Value 0x00000E00
Description Training results for data slice 3.
Field Name Bits Type Reset Value Description
phy_reg_status_fifo_w
e_slave_dll_value
27:19 ro 0x0 Delay value applied to FIFO WE slave DLL.
phy_reg_rdlvl_fifowei
n_ratio
18:9 ro 0x7 Ratio value generated by Read Gate training FSM.
phy_reg_bist_err 8:0 ro 0x0 Mismatch error flag from the BIST Checker. 1 bit
per data slice. 1'b1: Pattern mismatch error 1'b0:
All patterns matched This is a sticky flag. In order
to clear this bit, port reg_phy_bist_err_clr must be
set HIGH. Note that reg6b is unused.
Name reg6e_710
Relative Address 0x000001B8
Absolute Address 0xF80061B8
Width 30 bits
Access Type ro
Reset Value x
Description Training results (2) for data slice 0.
Name Address
reg6e_710 0xf80061b8
reg6e_711 0xf80061bc
reg6e_712 0xf80061c0
reg6e_713 0xf80061c4