User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 899
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register reg6e_710 to reg6e_713 Details
Register (ddrc) phy_dll_sts0
Note: This register is the first in an array of 4 identical registers listed in the table below. The details
provided in this section apply to the entire array.
Register phy_dll_sts0 to phy_dll_sts3 Details
Register (ddrc) dll_lock_sts
Field Name Bits Type Reset Value Description
phy_reg_rdlvl_dqs_rati
o
29:20 ro x Ratio value generated by Read Data Eye training
FSM.
phy_reg_wrlvl_dq_rati
o
19:10 ro x Ratio value generated by the write leveling FSM
for Write Data.
phy_reg_wrlvl_dqs_rat
io
9:0 ro x Ratio value generated by the write leveling FSM
for Write DQS.
Name phy_dll_sts0
Relative Address 0x000001CC
Absolute Address 0xF80061CC
Width 27 bits
Access Type ro
Reset Value 0x00000000
Description Slave DLL results for data slice 0.
Name Address
phy_dll_sts0 0xf80061cc
phy_dll_sts1 0xf80061d0
phy_dll_sts2 0xf80061d4
phy_dll_sts3 0xf80061d8
Field Name Bits Type Reset Value Description
phy_reg_status_wr_dq
s_slave_dll_value
26:18 ro 0x0 Delay value applied to write DQS slave DLL
phy_reg_status_wr_dat
a_slave_dll_value
17:9 ro 0x0 Delay value applied to write data slave DLL
phy_reg_status_rd_dqs
_slave_dll_value
8:0 ro 0x0 Delay value applied to read data slave DLL
Name dll_lock_sts