User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 900
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register dll_lock_sts Details
Register (ddrc) phy_ctrl_sts
Relative Address 0x000001E0
Absolute Address 0xF80061E0
Width 24 bits
Access Type ro
Reset Value 0x00F00000
Description DLL Lock Status, read
Field Name Bits Type Reset Value Description
phy_reg_rdlvl_fifowei
n_ratio_slice3_msb
23:20 ro 0xF Used as 4-msbits of slice3's ratio value generated
by Read Gate training FSM.
Refer to description of reg69_6a[1:0],
fifo_we_slave ratio, for more details
phy_reg_status_dll_sla
ve_value_1
19:11 ro 0x0 Shows the current Coarse and Fine delay values
going to all the Slave DLLs
[1:0] - Fine value (For Master DLL 1)
[8:2] - Coarse value
(For Master DLL 1)
phy_reg_status_dll_sla
ve_value_0
10:2 ro 0x0 Shows the current Coarse and Fine delay values
going to all the Slave DLLs
[1:0] - Fine value (For Master DLL 0)
[8:2] - Coarse value (For Master DLL 0)
phy_reg_status_dll_loc
k_1
1 ro 0x0 Status Master DLL 1 signal:
0: not locked
1: locked
phy_reg_status_dll_loc
k_0
0 ro 0x0 Master DLL 0 Status signal:
0: not locked
1: locked
Name phy_ctrl_sts
Relative Address 0x000001E4
Absolute Address 0xF80061E4
Width 30 bits
Access Type ro
Reset Value x
Description PHY Control status, read