User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 901
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register phy_ctrl_sts Details
Register (ddrc) phy_ctrl_sts_reg2
Register phy_ctrl_sts_reg2 Details
Field Name Bits Type Reset Value Description
phy_reg_status_phy_ct
rl_of_in_lock_state
29:28 ro 0x0 Lock status from Master DLL Output Filter.
0: not locked, 1: locked.
Bit 28: Fine delay line.
Bit 29: Coarse delay line.
phy_reg_status_phy_ct
rl_dll_slave_value
27:20 ro 0x0 Values applied to the PHY_CTRL Slave DLL:
Bit field 21:20 is the Fine value
Bit field 27:22 is the Course value
phy_reg_status_phy_ct
rl_dll_lock
19 ro 0x0 PHY Control Master DLL Status:
0: not locked, 1: locked
phy_reg_status_of_out
_delay_value
18:10 ro x Values from Master DDL Output Filter (no default
value).
Bit field 11:10 is the Fine value
Bit field 18:12 is the Coarse value
phy_reg_status_of_in_
delay_value
9:0 ro x Values applied to Master DDL Output Filter (no
default value):
Bit field 1:0 is the Fine value
Bit field 9:2 is the Coarse value
Name phy_ctrl_sts_reg2
Relative Address 0x000001E8
Absolute Address 0xF80061E8
Width 27 bits
Access Type ro
Reset Value 0x00000013
Description PHY Control status (2), read
Field Name Bits Type Reset Value Description
phy_reg_status_phy_ct
rl_slave_dll_value
26:18 ro 0x0 Delay value applied to read DQS slave DLL.
reserved 17:9 ro 0x0 reserved
phy_reg_status_phy_ct
rl_of_in_delay_value
8:0 ro 0x13 Values applied to Master DLL Output Filter:
Bit field 1:0 is the Fine value
Bit field 8:2 is the Coarse value