User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 902
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) axi_id
Register axi_id Details
Register (ddrc) page_mask
Register page_mask Details
Name axi_id
Relative Address 0x00000200
Absolute Address 0xF8006200
Width 26 bits
Access Type ro
Reset Value 0x00153042
Description ID and revision information
Field Name Bits Type Reset Value Description
reg_arb_rev_num 25:20 ro 0x1 Revision Number
reg_arb_prov_num 19:12 ro 0x53 Prov number
reg_arb_part_num 11:0 ro 0x42 Part Number
Name page_mask
Relative Address 0x00000204
Absolute Address 0xF8006204
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Page mask
Field Name Bits Type Reset Value Description
reg_arb_page_addr_m
ask
31:0 rw 0x0 Set this register based on the value programmed
on the reg_ddrc_addrmap_* registers.
Set the Column address bits to 0. Set the Page and
Bank address bits to 1.
This is used for calculating page_match inside the
slave modules in Arbiter. The page_match is
considered during the arbitration process. This
mask applies to 64-bit address and not byte
address.
Setting this value to 0 disables transaction
prioritization based on page/bank match.