User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 906
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ddrc) lpddr_ctrl0
Register lpddr_ctrl0 Details
This registers is applicable only when LPDDR2 is selected.
Register (ddrc) lpddr_ctrl1
Field Name Bits Type Reset Value Description
ddrc_reg_rd_mrr_data 31:0 ro 0x0 Mode register read Data. Valid when
ddrc_co_rd_mrr_data_valid is high. Bits[7:0]
carry the 8-bit MRR value. Valid for LPDDR2 only.
Name lpddr_ctrl0
Relative Address 0x000002A8
Absolute Address 0xF80062A8
Width 12 bits
Access Type rw
Reset Value 0x00000000
Description LPDDR2 Control 0
Field Name Bits Type Reset Value Description
reg_ddrc_mr4_margin 11:4 rw 0x0 UNUSED
reserved 3 rw 0x0 Reserved. Datasheet does not mention this field
reg_ddrc_derate_enabl
e
2 rw 0x0 0: Timing parameter derating is disabled.
1: Timing parameter derating is enabled using
MR4 read value.
This feature should only be enabled after
LPDDR2 initialization is completed
reg_ddrc_per_bank_ref
resh
1 rw 0x0 0:All bank refresh Per bank refresh allows traffic
to flow to other banks.
1:Per bank refresh
Recommended setting is 0. If per bank refresh is
required, please follow recommended procedure
outlined in Errata.
reg_ddrc_lpddr2 0 rw 0x0 0: DDR2 or DDR3 in use.
1: LPDDR2 in Use.
Name lpddr_ctrl1
Relative Address 0x000002AC
Absolute Address 0xF80062AC