User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 907
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register lpddr_ctrl1 Details
Register (ddrc) lpddr_ctrl2
Register lpddr_ctrl2 Details
Register (ddrc) lpddr_ctrl3
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description LPDDR2 Control 1
Field Name Bits Type Reset Value Description
reg_ddrc_mr4_read_int
erval
31:0 rw 0x0 Interval between two MR4 reads, USED to derate
the timing parameters.
Name lpddr_ctrl2
Relative Address 0x000002B0
Absolute Address 0xF80062B0
Width 22 bits
Access Type rw
Reset Value 0x003C0015
Description LPDDR2 Control 2
Field Name Bits Type Reset Value Description
reg_ddrc_t_mrw 21:12 rw 0x3C0 Time to wait during load mode register writes.
Present only in designs configured to support
LPDDR2. LPDDR2 typically requires value of 5.
reg_ddrc_idle_after_re
set_x32
11:4 rw 0x1 Idle time after the reset command, tINIT4.
Units: 32 clock cycles.
reg_ddrc_min_stable_c
lock_x1
3:0 rw 0x5 Time to wait after the first CKE high, tINIT2.
Units: 1 clock cycle. LPDDR2 typically requires 5
x tCK delay.
Name lpddr_ctrl3
Relative Address 0x000002B4
Absolute Address 0xF80062B4
Width 18 bits
Access Type rw