User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 916
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (cti) CTIINEN2
Register CTIINEN2 Details
Register (cti) CTIINEN3
Name CTIINEN2
Relative Address 0x00000028
Absolute Address debug_cpu_cti0: 0xF8898028
debug_cpu_cti1: 0xF8899028
debug_cti_etb_tpiu: 0xF8802028
debug_cti_ftm: 0xF8809028
Width 4 bits
Access Type rw
Reset Value 0x00000000
Description CTI Trigger to Channel Enable 2 Register
Field Name Bits Type Reset Value Description
TRIGINEN 3:0 rw 0x0 Enables a cross trigger event to the corresponding
channel when an CTITRIGIN is activated.
1 = enables the CTITRIGIN signal to generate an
event on the respective channel of the CTM.
There is one bit of the register for each of the four
channels. For example in register CTIINEN0,
TRIGINEN[0] set to 1 enables CTITRIGIN onto
channel 0.
0 = disables the CTITRIGIN signal from
generating an event on the respective channel of
the
CTM.
Name CTIINEN3
Relative Address 0x0000002C
Absolute Address debug_cpu_cti0: 0xF889802C
debug_cpu_cti1: 0xF889902C
debug_cti_etb_tpiu: 0xF880202C
debug_cti_ftm: 0xF880902C
Width 4 bits
Access Type rw
Reset Value 0x00000000
Description CTI Trigger to Channel Enable 3 Register