User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 917
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CTIINEN3 Details
Register (cti) CTIINEN4
Register CTIINEN4 Details
Field Name Bits Type Reset Value Description
TRIGINEN 3:0 rw 0x0 Enables a cross trigger event to the corresponding
channel when an CTITRIGIN is activated.
1 = enables the CTITRIGIN signal to generate an
event on the respective channel of the CTM.
There is one bit of the register for each of the four
channels. For example in register CTIINEN0,
TRIGINEN[0] set to 1 enables CTITRIGIN onto
channel 0.
0 = disables the CTITRIGIN signal from
generating an event on the respective channel of
the
CTM.
Name CTIINEN4
Relative Address 0x00000030
Absolute Address debug_cpu_cti0: 0xF8898030
debug_cpu_cti1: 0xF8899030
debug_cti_etb_tpiu: 0xF8802030
debug_cti_ftm: 0xF8809030
Width 4 bits
Access Type rw
Reset Value 0x00000000
Description CTI Trigger to Channel Enable 4 Register
Field Name Bits Type Reset Value Description
TRIGINEN 3:0 rw 0x0 Enables a cross trigger event to the corresponding
channel when an CTITRIGIN is activated.
1 = enables the CTITRIGIN signal to generate an
event on the respective channel of the CTM.
There is one bit of the register for each of the four
channels. For example in register CTIINEN0,
TRIGINEN[0] set to 1 enables CTITRIGIN onto
channel 0.
0 = disables the CTITRIGIN signal from
generating an event on the respective channel of
the
CTM.