User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 920
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (cti) CTIOUTEN0
Register CTIOUTEN0 Details
Register (cti) CTIOUTEN1
Name CTIOUTEN0
Relative Address 0x000000A0
Absolute Address debug_cpu_cti0: 0xF88980A0
debug_cpu_cti1: 0xF88990A0
debug_cti_etb_tpiu: 0xF88020A0
debug_cti_ftm: 0xF88090A0
Width 4 bits
Access Type rw
Reset Value 0x00000000
Description CTI Channel to Trigger Enable 0 Register
Field Name Bits Type Reset Value Description
TRIGOUTEN 3:0 rw 0x0 Changing the value of this bit from a 0 to a 1
enables a channel event for the corresponding
channel to generate an CTITRIGOUT output:
0 = the channel input (CTICHIN) from the CTM is
not routed to the CTITRIGOUT output
1 = the channel input (CTICHIN) from the CTM is
routed to the CTITRIGOUT output.
There is one bit for each of the four channels. For
example in register CTIOUTEN0, enabling
bit 0 enables CTICHIN[0] to cause a trigger event
on the CTITRIGOUT[0] output.
Name CTIOUTEN1
Relative Address 0x000000A4
Absolute Address debug_cpu_cti0: 0xF88980A4
debug_cpu_cti1: 0xF88990A4
debug_cti_etb_tpiu: 0xF88020A4
debug_cti_ftm: 0xF88090A4
Width 4 bits
Access Type rw
Reset Value 0x00000000
Description CTI Channel to Trigger Enable 1 Register