User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 921
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CTIOUTEN1 Details
Register (cti) CTIOUTEN2
Register CTIOUTEN2 Details
Field Name Bits Type Reset Value Description
TRIGOUTEN 3:0 rw 0x0 Changing the value of this bit from a 0 to a 1
enables a channel event for the corresponding
channel to generate an CTITRIGOUT output:
0 = the channel input (CTICHIN) from the CTM is
not routed to the CTITRIGOUT output
1 = the channel input (CTICHIN) from the CTM is
routed to the CTITRIGOUT output.
There is one bit for each of the four channels. For
example in register CTIOUTEN0, enabling
bit 0 enables CTICHIN[0] to cause a trigger event
on the CTITRIGOUT[0] output.
Name CTIOUTEN2
Relative Address 0x000000A8
Absolute Address debug_cpu_cti0: 0xF88980A8
debug_cpu_cti1: 0xF88990A8
debug_cti_etb_tpiu: 0xF88020A8
debug_cti_ftm: 0xF88090A8
Width 4 bits
Access Type rw
Reset Value 0x00000000
Description CTI Channel to Trigger Enable 2 Register
Field Name Bits Type Reset Value Description
TRIGOUTEN 3:0 rw 0x0 Changing the value of this bit from a 0 to a 1
enables a channel event for the corresponding
channel to generate an CTITRIGOUT output:
0 = the channel input (CTICHIN) from the CTM is
not routed to the CTITRIGOUT output
1 = the channel input (CTICHIN) from the CTM is
routed to the CTITRIGOUT output.
There is one bit for each of the four channels. For
example in register CTIOUTEN0, enabling
bit 0 enables CTICHIN[0] to cause a trigger event
on the CTITRIGOUT[0] output.