User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 925
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CTIOUTEN7 Details
Register (cti) CTITRIGINSTATUS
Register CTITRIGINSTATUS Details
Register (cti) CTITRIGOUTSTATUS
Field Name Bits Type Reset Value Description
TRIGOUTEN 3:0 rw 0x0 Changing the value of this bit from a 0 to a 1
enables a channel event for the corresponding
channel to generate an CTITRIGOUT output:
0 = the channel input (CTICHIN) from the CTM is
not routed to the CTITRIGOUT output
1 = the channel input (CTICHIN) from the CTM is
routed to the CTITRIGOUT output.
There is one bit for each of the four channels. For
example in register CTIOUTEN0, enabling
bit 0 enables CTICHIN[0] to cause a trigger event
on the CTITRIGOUT[0] output.
Name CTITRIGINSTATUS
Relative Address 0x00000130
Absolute Address debug_cpu_cti0: 0xF8898130
debug_cpu_cti1: 0xF8899130
debug_cti_etb_tpiu: 0xF8802130
debug_cti_ftm: 0xF8809130
Width 8 bits
Access Type ro
Reset Value x
Description CTI Trigger In Status Register
Field Name Bits Type Reset Value Description
TRIGINSTATUS 7:0 ro x Shows the status of the CTITRIGIN inputs:
1 = CTITRIGIN is active
0 = CTITRIGIN is inactive.
Because the register provides a view of the raw
CTITRIGIN inputs, the reset value is
unknown. There is one bit of the register for each
trigger input.
Name CTITRIGOUTSTATUS
Relative Address 0x00000134