User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 934
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register LAR Details
Register (cti) LSR
Width 32 bits
Access Type wo
Reset Value 0x00000000
Description Lock Access Register
Field Name Bits Type Reset Value Description
KEY 31:0 wo 0x0 Write Access Code.
Write behavior depends on PADDRDBG31 pin:
- PADDRDBG31=0 (lower 2GB):
After reset (via PRESETDBGn), CTI is locked, i.e.,
writes to all other registers using lower 2GB
addresses are ignored.
To unlock, 0xC5ACCE55 must be written this
register.
After the required registers are written, to lock
again, write a value other than 0xC5ACCE55 to
this register.
- PADDRDBG31=1 (upper 2GB):
CTI is unlocked when upper 2GB addresses are
used to write to all the registers.
However, write to this register is ignored using a
upper 2GB address!
Note: read from this register always returns 0,
regardless of PADDRDBG31.
Name LSR
Relative Address 0x00000FB4
Absolute Address debug_cpu_cti0: 0xF8898FB4
debug_cpu_cti1: 0xF8899FB4
debug_cti_etb_tpiu: 0xF8802FB4
debug_cti_ftm: 0xF8809FB4
Width 3 bits
Access Type ro
Reset Value 0x00000003
Description Lock Status Register