User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 936
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (cti) DEVID
Register DEVID Details
Register (cti) DTIR
Register DTIR Details
Name DEVID
Relative Address 0x00000FC8
Absolute Address debug_cpu_cti0: 0xF8898FC8
debug_cpu_cti1: 0xF8899FC8
debug_cti_etb_tpiu: 0xF8802FC8
debug_cti_ftm: 0xF8809FC8
Width 20 bits
Access Type ro
Reset Value 0x00040800
Description Device ID
Field Name Bits Type Reset Value Description
NumChan 19:16 ro 0x4 Number of channels available
NumTrig 15:8 ro 0x8 Number of triggers available
res 7:5 ro 0x0 reserved
ExtMux 4:0 ro 0x0 no external muxing
Name DTIR
Relative Address 0x00000FCC
Absolute Address debug_cpu_cti0: 0xF8898FCC
debug_cpu_cti1: 0xF8899FCC
debug_cti_etb_tpiu: 0xF8802FCC
debug_cti_ftm: 0xF8809FCC
Width 8 bits
Access Type ro
Reset Value 0x00000014
Description Device Type Identifier Register
Field Name Bits Type Reset Value Description
7:0 ro 0x14 major type is a debug control logic component,
sub-type is cross trigger