User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 944
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (cortexa9_pmu) PMXEVCNTR0
Register PMXEVCNTR0 Details
Register (cortexa9_pmu) PMXEVCNTR1
Register PMXEVCNTR1 Details
Register (cortexa9_pmu) PMXEVCNTR2
Name PMXEVCNTR0
Relative Address 0x00000000
Absolute Address debug_cpu_pmu0: 0xF8891000
debug_cpu_pmu1: 0xF8893000
Width 32 bits
Access Type rw
Reset Value x
Description PMU event counter 0
Field Name Bits Type Reset Value Description
PMXEVCNTR0 31:0 rw x PMU event counter 0
Name PMXEVCNTR1
Relative Address 0x00000004
Absolute Address debug_cpu_pmu0: 0xF8891004
debug_cpu_pmu1: 0xF8893004
Width 32 bits
Access Type rw
Reset Value x
Description PMU event counter 1
Field Name Bits Type Reset Value Description
PMXEVCNTR1 31:0 rw x PMU event counter 1
Name PMXEVCNTR2
Relative Address 0x00000008
Absolute Address debug_cpu_pmu0: 0xF8891008
debug_cpu_pmu1: 0xF8893008
Width 32 bits