User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 945
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register PMXEVCNTR2 Details
Register (cortexa9_pmu) PMXEVCNTR3
Register PMXEVCNTR3 Details
Register (cortexa9_pmu) PMXEVCNTR4
Register PMXEVCNTR4 Details
Access Type rw
Reset Value x
Description PMU event counter 2
Field Name Bits Type Reset Value Description
PMXEVCNTR2 31:0 rw x PMU event counter 2
Name PMXEVCNTR3
Relative Address 0x0000000C
Absolute Address debug_cpu_pmu0: 0xF889100C
debug_cpu_pmu1: 0xF889300C
Width 32 bits
Access Type rw
Reset Value x
Description PMU event counter 3
Field Name Bits Type Reset Value Description
PMXEVCNTR3 31:0 rw x PMU event counter 3
Name PMXEVCNTR4
Relative Address 0x00000010
Absolute Address debug_cpu_pmu0: 0xF8891010
debug_cpu_pmu1: 0xF8893010
Width 32 bits
Access Type rw
Reset Value x
Description PMU event counter 4
Field Name Bits Type Reset Value Description
PMXEVCNTR4 31:0 rw x PMU event counter 4