User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 947
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register PMXEVTYPER0 Details
Register (cortexa9_pmu) PMXEVTYPER1
Register PMXEVTYPER1 Details
Register (cortexa9_pmu) PMXEVTYPER2
Register PMXEVTYPER2 Details
Access Type rw
Reset Value x
Description pmevtyper0
Field Name Bits Type Reset Value Description
PMXEVTYPER0 31:0 rw x pmevtyper0
Name PMXEVTYPER1
Relative Address 0x00000404
Absolute Address debug_cpu_pmu0: 0xF8891404
debug_cpu_pmu1: 0xF8893404
Width 32 bits
Access Type rw
Reset Value x
Description pmevtyper1
Field Name Bits Type Reset Value Description
PMXEVTYPER1 31:0 rw x pmevtyper1
Name PMXEVTYPER2
Relative Address 0x00000408
Absolute Address debug_cpu_pmu0: 0xF8891408
debug_cpu_pmu1: 0xF8893408
Width 32 bits
Access Type rw
Reset Value x
Description pmevtyper2
Field Name Bits Type Reset Value Description
PMXEVTYPER2 31:0 rw x pmevtyper2