User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 950
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (cortexa9_pmu) PMINTENSET
Register PMINTENSET Details
Register (cortexa9_pmu) PMINTENCLR
Register PMINTENCLR Details
Register (cortexa9_pmu) PMOVSR
Name PMINTENSET
Relative Address 0x00000C40
Absolute Address debug_cpu_pmu0: 0xF8891C40
debug_cpu_pmu1: 0xF8893C40
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description pmintenset
Field Name Bits Type Reset Value Description
PMINTENSET 31:0 rw 0x0 pmintenset
Name PMINTENCLR
Relative Address 0x00000C60
Absolute Address debug_cpu_pmu0: 0xF8891C60
debug_cpu_pmu1: 0xF8893C60
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description pmintenclr
Field Name Bits Type Reset Value Description
PMINTENCLR 31:0 rw 0x0 pmintenclr
Name PMOVSR
Relative Address 0x00000C80
Absolute Address debug_cpu_pmu0: 0xF8891C80
debug_cpu_pmu1: 0xF8893C80
Width 32 bits