User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 959
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ETMSR Details
Register (ptm) ETMSCR
Register ETMSCR Details
Register (ptm) ETMTSSCR
Description Status Register
Field Name Bits Type Reset Value Description
TrigFlag 3 rw 0x0 Trigger bit. Set when the trigger occurs and
prevents the trigger from being output until the
PTM is next programmed.
TSSRStat 2 rw 0x0 Holds the current status of the trace start/stop
resource. If set to 1, indicates that a trace start
address has been matched, without a
corresponding trace stop address match.
ProgBit 1 ro 0x1 Effective state of the Programming bit. You must
wait for this bit to go to b1 before starting to
program the PTM.
Overflow 0 ro 0x0 If set to 1, there is an overflow that has not yet
been traced.
Name ETMSCR
Relative Address 0x00000014
Absolute Address debug_cpu_ptm0: 0xF889C014
debug_cpu_ptm1: 0xF889D014
Width 15 bits
Access Type ro
Reset Value 0x00000000
Description System Configuration Register
Field Name Bits Type Reset Value Description
NumProcs 14:12 ro 0x0 Number of supported processors minus 1.
reserved 11:9 ro 0x0 Reserved
FIFOFULL 8 ro 0x0 FIFOFULL not supported
reserved 7:0 ro 0x0 Reserved
Name ETMTSSCR
Relative Address 0x00000018