User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 960
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ETMTSSCR Details
Register (ptm) ETMTECR1
Absolute Address debug_cpu_ptm0: 0xF889C018
debug_cpu_ptm1: 0xF889D018
Width 24 bits
Access Type rw
Reset Value 0x00000000
Description TraceEnable Start/Stop Control Register
Field Name Bits Type Reset Value Description
StopAddrSel 23:16 rw 0x0 When a bit is set to 1, it selects a single address
comparator (8-1) as a stop address for the
TraceEnable
Start/Stop block. For example, if you set bit [16] to
1 it selects single address comparator 1 as a stop
address.
reserved 15:8 rw 0x0 Reserved
StartAddrSel 7:0 rw 0x0 When a bit is set to 1, it selects a single address
comparator (8-1) as a start address for the
TraceEnable
Start/Stop block. For example, if you set bit [0] to
1 it selects single address comparator 1 as a start
address.
Name ETMTECR1
Relative Address 0x00000024
Absolute Address debug_cpu_ptm0: 0xF889C024
debug_cpu_ptm1: 0xF889D024
Width 26 bits
Access Type rw
Reset Value 0x00000000
Description TraceEnable Control Register 1