User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 961
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ETMTECR1 Details
Register (ptm) ETMACVR1
Register ETMACVR1 Details
Field Name Bits Type Reset Value Description
TraceSSEn 25 rw 0x0 Trace start/stop control enable. The possible
values of this bit are:
0 Tracing is unaffected by the trace start/stop
logic.
1 Tracing is controlled by the trace on and off
addresses configured for the trace start/stop
logic.
The trace start/stop resource is not affected by the
value of this bit.
ExcIncFlag 24 rw 0x0 Exclude/include flag. The possible values of this
bit are:
0 Include. The specified address range
comparators indicate the regions where tracing
can occur.
No tracing occurs outside this region.
1 Exclude. The specified address range
comparators indicate regions to be excluded from
the
trace. When outside an exclude region, tracing
can occur.
reserved 23:4 rw 0x0 Reserved
AddrCompSel 3:0 rw 0x0 When a bit is set to 1, it selects an address range
comparator, 4-1, for include/exclude control. For
example, bit [0] set to 1 selects address range
comparator 1.
Name ETMACVR1
Relative Address 0x00000040
Absolute Address debug_cpu_ptm0: 0xF889C040
debug_cpu_ptm1: 0xF889D040
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Address Comparator Value Register 1
Field Name Bits Type Reset Value Description
Address 31:0 rw 0x0 Address for comparison