User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 973
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ETMCNTRLDVR2 Details
Register (ptm) ETMCNTENR1
Register ETMCNTENR1 Details
Register (ptm) ETMCNTENR2
Width 16 bits
Access Type rw
Reset Value 0x00000000
Description Counter Reload Value Register 2
Field Name Bits Type Reset Value Description
InitValue 15:0 rw 0x0 Counter initial value
Name ETMCNTENR1
Relative Address 0x00000150
Absolute Address debug_cpu_ptm0: 0xF889C150
debug_cpu_ptm1: 0xF889D150
Width 18 bits
Access Type mixed
Reset Value 0x00020000
Description Counter Enable Event Register 1
Field Name Bits Type Reset Value Description
Reserved_1 17 ro 0x1 Reserved, RAO/WI
ExtOutEvent 16:0 rw 0x0 Count enable event. Subdivided as:
Function, bits [16:14]
Specifies the function that combines the two
resources that define the event.
Resource B, bits [13:7] and Resource A, bits [6:0]
Specify the two resources that are combined by
the logical operation specified by the Function
field.
Name ETMCNTENR2
Relative Address 0x00000154
Absolute Address debug_cpu_ptm0: 0xF889C154
debug_cpu_ptm1: 0xF889D154