User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 974
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ETMCNTENR2 Details
Register (ptm) ETMCNTRLDEVR1
Register ETMCNTRLDEVR1 Details
Width 18 bits
Access Type mixed
Reset Value 0x00020000
Description Counter Enable Event Register 2
Field Name Bits Type Reset Value Description
Reserved_1 17 ro 0x1 Reserved, RAO/WI
ExtOutEvent 16:0 rw 0x0 Count enable event. Subdivided as:
Function, bits [16:14]
Specifies the function that combines the two
resources that define the event.
Resource B, bits [13:7] and Resource A, bits [6:0]
Specify the two resources that are combined by
the logical operation specified by the Function
field.
Name ETMCNTRLDEVR1
Relative Address 0x00000160
Absolute Address debug_cpu_ptm0: 0xF889C160
debug_cpu_ptm1: 0xF889D160
Width 17 bits
Access Type rw
Reset Value 0x00000000
Description Counter Reload Event Register 1
Field Name Bits Type Reset Value Description
CntReloadEvent 16:0 rw 0x0 Count reload event. Subdivided as:
Function, bits [16:14]
Specifies the function that combines the two
resources that define the event.
Resource B, bits [13:7] and Resource A, bits [6:0]
Specify the two resources that are combined by
the logical operation specified by the Function
field.